**CMOS LSI** No.2577B LC6538D # SINGLE-CHIP 4-BIT MICROCOMPUTER FOR LARGE-SCALE CONTROL-ORIENTED APPLICATIONS (with FLT Controller/Drivers, Comparator, PWM Output, 8K Byte-ROM) The LC6538D is a single-chip 4-bit microcomputer placed in a 64-pin package. It contains a high-speed CPU (minimum cycle time: $0.92\mu$ s) which is the heart of the LC6538D, an 8K-byte ROM, a 448-word RAM, an automatic FLT display controller/drivers, a dual 8-bit serial I/O port, an 8-bit timer, an interval timer capable of delivering 14-bit PWM output signal or 8-bit + 6-bit PWM output signal, a 14-bit time-keeping time base timer which can be also used as an event counter or watchdog timer, a 4-channel comparator input port, a horizontal sync detection counter, and provides 8 interrupt sources with 4 vector addresses. The LC6358D has 2 crystal oscillators (4.19MHz and 32.768kHz) which make it possible to select either clock signal for system clock or time-keeping as required and also make it possible to use either clock signal to continue time-keeping in the standby mode. The LC6538D is especially suited for use in VCR, CD, ECR applications. In particular, the LC6538D is so designed as to facilitate processing of the time-keeping/timer function, voltage/frequency synthesizer tuner control, remote control signal reception, tape counter, etc. on a single chip. Since the FLT display controller has the static output mode and structure capable of being also used as a general-purpose output port, the LC6538D is also especially suited for use in VCR, CD system/servo controller applications. #### **Features** - 78 instructions - On-chip 8192-byte ROM, 448x4-bit RAM (64x4 bits of the 448x4-bit RAM are used both for data memory and display, KEY Return Data memory.) - Minimum instruction cycle time: $0.92\mu s$ (4.33MHz, $V_{DD} \ge 4.5V$ ) - $61\mu s$ (32.768kHz, $V_{DD} \ge 2.7V$ ) Power-down function available when a system clock signal is selected (program-selectable) - When 4.19MHz clock signal is selected: 0.95μs, 1.9μs, 30.6μs - When 32.768kHz clock signal is selected: 61 µs - Working register/flag function - (16 flags + 8 working registers) x 4 banks - Stack level: 16 levels - I/O port: 55 pins in all - Input-only port 4 pins (common with comparator input) - Input/output common port 27 pins (high-current port for LED drive: 8 pins) - Output-only port 24 pins (FLT direct drive capability, high-current output for digits: 16 pins) - On-chip FLT display controller - Number of segments: 8 to 12 Program-selectable - Number of digits: 16 to 8 Program-selectable - On-chip automatic KEY Return Data input function - 4x15-bit - Timer: 3 channels - 6-bit prescaler + 8-bit programmable timer - Interval timer: Common with PWM DAC, capable of frequency division for melody generation - Time-keeping time base timer: On-chip 14-stage frequency divider - PWM DAC output: Common with Timer 1 (Interval Timer) - 6-bit PWM DAC + 8-bit PWM DAC or 14-bit PWM DAC - Serial input/output interface (LSB first) - 8-bit input/output x 2 channels or 16-bit input/output x 1 channel - Interrupt function: 8 sources, 4 vector addresses - External interrupt 2 linesTimer interrupt 3 lines - Serial I/O interrupt 2 lines Digit interrupt 1 line - On-chip comparator for AFC signal detection (4 channels) - · On-chip watchdog timer: Common with time-keeping time base timer (Option) - On-chip 9-bit counter for horizontal sync detection - On-chip OSC stabilizing time wait function in the reset mode - OSC curcuit: 2 channels - Main clock: 4.19MHz crystal OSC or 4.0MHz ceramic resonator OSC - Subclock: 32.768kHz crystal OSC - Standby function: 2 modes of HALT and HOLD - Supply voltage: 2.7 to 6.0V - Package: DIP-64S - Evaluation LSI: LC6593 (evaluation chip) + EVA800-TB6593 (evaluation chip board) LC65PG38D (piggyback) #### System Block Diagram #### **Development Support Tools** The following tools are provided to support the program development for the LC6538D microcomputer. (1) User's Manual "LC6538D User's Manual" (Issued in February, 1988) (2) Developement Tool Manual This contains the basic information on the EVA-800. For more detailed information on the LC6538D, refer to the description of Development Support Tools in "LC6538D User's Manual". (3) Development Tools ① For program development (Note 1) i. MS-DOS-based host system and cross-assembler ii. Cross assembler .... MS-DOS base cross assembler: (LC65S.EXE) ② For program evaluation i. Evaluation chip : LC6593ii. Piggyback microcomputer: LC65PG38D iii. Emulator The EVA-800 controller board and evaluation chip board, or the EVA-850 emulator and evaluation chip board # Appearance of Development Support System - (Note 1) MS-DOS: Trademark of MicroSoft Corporation - (Note 2) The EVA-800, EVA-850 is a general term for emulator. A suffix (A, B, and b) is added at the end of EVA-800e EVA-850 as the EVA-800, EVA-850 is improved to be a newer version. Do not use the EVA-800, EVA-850 with no suffix added. #### Pin Assignment DIP 64S # (unit: mm) # Pin Description PU: Output with pull-up MOS OD: Open drain output | Pin Name | Pins | 1/0 | Functions | Output<br>Driver | Option | During<br>Reset | |------------------------------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------| | V <sub>DD</sub> | 1 | | Power supply pin | <b>–</b> . | - | | | V <sub>SS</sub><br>TEST | 1 | <u> </u> | LSI test pin. Must be connected to VSS. | _ | | | | RES | 1 | 1 | System reset input Initial reset at RES=L | _ | _ | _ | | OSC1 | 1 | | Pin used for main system clock OSC | | | _ | | OSC2 | 1 | ō | For the external clock mode, the OSC2 is made open and the external clock is applied to the OSC1. With feedback resistance | | | | | X1 | 1 | 1 | Pin used for sub-clock OSC | | _ | _ | | X2 | 1 | 0 | For the external clock mode, the X2 is made open and the external clock is applied to the X1. With feedback resistance, damping resistance | | | | | TO to T11 | 12 | 0 | Output for FLT digit only Outputs a fixed address in the display RAM at the static mode. | Pch high<br>breakdown<br>voltage<br>High-current<br>type | Presence or<br>absence of pull-<br>down resistance<br>(in bit units) | L . | | T12/S11<br>to T15/S8 | 4 | 0 | Output for FLT digit/segment Outputs a fixed address in the display RAM at the static mode. | Pch high<br>breakdown<br>voltage<br>High-current<br>type | Presence or<br>absence of pull-<br>down resistance<br>(in bit units) | L | | S0 to S7 | 8 | 0 | Output for FLT segment only Outputs a fixed address in the display RAM at the static mode. | Pch high<br>breakdown<br>voltage<br>Medium-<br>current type | Presence or<br>absence of pull-<br>down resistance<br>(in bit units) | L | | Vp | 1 | | Power supply pin for FLT output pull-down resistance | _ | _ | _ | | PA <sub>O</sub> to PA <sub>3</sub> | 4 | 1/0 | 4-bit and single-bit input/output The input is of low threshold type for key scan and has the function to automatically fetch the key scan data into the RAM. | +15V<br>breakdown<br>voltage<br>Medium-<br>current type | PU or OD to be<br>specified in bit<br>units | н | | PB <sub>O</sub> to PB <sub>3</sub> | 4 | 1 | With 4-channel independint comparator Internal/external reference voltage selectable 4-bit/single-bit input The input function stops at the low-speed mode (1/32 mode, sub-clock mode). | _ | _ | Input<br>function<br>stop | | PCO to PC3 | 4 | 1/0 | 4-bit and single-bit input/output | +15V<br>breakdown<br>voltage<br>High-current<br>type | <ul> <li>PU or OD to<br/>be specified<br/>in bit units</li> <li>Output at the<br/>reset mode</li> </ul> | H/L (option) | | PD <sub>O</sub> to PD <sub>3</sub> | 4 | 1/0 | 4-bit and single-bit input/output | +15V<br>breakdown<br>voltage<br>High-current<br>type | PU or OD to<br>be specified<br>in bit units Output at the<br>reset mode | H/L (option) | | Pin Name | Pins | 1/0 | Functions | Output<br>Driver | Option | During<br>Reset | |------------------------------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------|-----------------| | PE <sub>O</sub> to PE <sub>2</sub> | 3 | 1/0 | 3-bit and single-bit input/output PE <sub>O</sub> /V <sub>REFO</sub> Common with external reference voltage input of PB <sub>1-3</sub> PE <sub>1</sub> /V <sub>REF1</sub> Common with external reference voltage input of PB <sub>O</sub> PE <sub>2</sub> /START Common with HALT mode control START | breakdown | PU or OD to be<br>specified in bit<br>units | н | | PF <sub>O</sub> to PF <sub>3</sub> | 4 | 1/0 | 4-bit and single-bit input/output PF0/SI0 Common with serial input SI0 PF1/SO0 Common with serial output SO0 PF2/SCKO Common with serial clock input/output SCKO PF3/INTO Common with INTO interrupt input | +15V<br>breakdown<br>voltage<br>Medium-<br>current type | PU or OD to be<br>specified in bit<br>units | Н | | PG <sub>O</sub> to PG <sub>3</sub> | 4 | 1/0 | 4-bit and single-bit input/output PG0/SI1 Common with serial input SI1 PG1/SO1 Common with serial output SO1 PG2/SCK1 Common with serial clock input/output SCK1 PG3/INT1 Common with INT1 interrupt input | +15V<br>breakdown<br>voltage<br>Medium-<br>current type | PU or OD to be<br>specified in bit<br>units | н | | PH <sub>O</sub> to PH <sub>3</sub> | 4 | 1/0 | 4-bit and single-bit input/output PH0/DACO Common with 6-bit PWM D/A output PH1/DAC1 Common with 8/14-bit PWM D/A output PH2/SQR Common with burst pulse output PH3/HCNT Common with horizontal sync detection input | +15V<br>breakdown<br>voltage<br>Medium-<br>current type | PU or OD to be<br>specified in bit<br>units | н | ## **User Options** 1) Option of ports C, D Output Level at the Reset Mode. For input/output common ports C, D, either of the following two output levels may be selected in a group of 4 bits during reset by option. | Option Name | Conditions, etc. | |-----------------------------------------|-----------------------------| | Output at the reset mode: "H" level | All of 4 bits of ports C, D | | Output at the reset mode: "L" level | All of 4 bits of ports C, D | 2) Option of Port Output Configuration For each input/output common port, either of the following two output configurations may be selected by option (in bit units). | Option Name | Circuit | Conditions, etc. | |-------------------------------------|---------|-------------------------------| | 1. Open drain output | | Ports A, C, D, E, F, G, H | | | | T0~T11, T12/S11~T15/S8, S0~S7 | | 2. Output with pull-up resistance | | Ports A, C, D, E, F, G, H | | 3. Output with pull-down resistance | RD Vp | T0~T11, T12/S11~T15/S8, S0~S7 | ## 3) Watchdog Reset Option The presence or absence of the time base timer-used watchdog reset function may be selected by option. | Option Name | Conditions, etc. | |---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | With watchdog reset function | Programming must be made so that the time base interrupt request flag is reset within a certain period of time not to cause the watchdog reset to be performed as long as no runaway occurs. | | Without watchdog reset function | | # LC6538D Electrical Characteristics 1. Absolute Maximum Ratings at Ta=25°C, VSS=0V | Parameter | Symbol | Applicable Pins, Remarks | Conditions | Limits | Unit | |--------------------------------|----------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------|------| | Maximum Supply<br>Voltage | V <sub>DD</sub> max | V <sub>DD</sub> | | -0.3 to +7.0 | V | | Output Voltage | V <sub>O</sub> (1) | X2,OSC2 | | Allowable up to<br>voltage generated | V | | | V <sub>O</sub> (2) | To to T11,<br>T12/S11 to<br>T15/S8, S0 to S7 | | V <sub>DD</sub> -45 to<br>V <sub>DD</sub> +0.3 | V | | Input Voltage | V <sub>I</sub> (1) | X1, OSC1 | | Allowable up to voltage generated | V | | | V <sub>I</sub> (2) | TEST, RES, PBO<br>to 3, OSC1, X1 at<br>external clock<br>mode | Annual Market and Bridge and Annual Annua | -0.3 to V <sub>DD</sub> +0.3 | V | | | V <sub>I</sub> (3) | Vp | - | V <sub>DD</sub> -45 to<br>V <sub>DD</sub> +0.3 | V | | Input/Output Voltage | V <sub>IO</sub> (1) | Ports<br>A,C,D,E2,F,G,H | At open drain output option | -0.3 to +15 | V | | | V <sub>IO</sub> (2) | Ports E0,E1 | | -0.3 to V <sub>DD</sub> +0.3 | l v | | | | Ports<br>A,C,D,E2,F,G,H | At pull-up MOS-<br>provided output<br>option | -0.3 to V <sub>DD</sub> +0.3 | ٧ | | Peak Output Current | IOP(1) | Ports A,E,F,G,H | | -2 to 10 | mA | | | IOP(2) | Ports C,D | 2 | -2 to 30 | mA | | | I <sub>OP</sub> (3) | T0 to T11,<br>T12/S11 to<br>T15/S8 | | -30 to 0 | mA | | | I <sub>OP</sub> (4) | S0 to S7 | | -10 to 0 | mA | | Average Output Current | IOA(1) | Ports A,E,F,G,H | Per pin<br>Average over the<br>period of 100 msec. | -2 to 10 | mA | | | I <sub>OA</sub> (2) | Ports C,D | Per pin Average over the period of 100 msec. | -2 to 30 | mA | | | I <sub>OA</sub> (3) | T0 to T11,<br>T12/S11 to<br>T15/S8 | Per pin Average over the period of 100 msec. | -30 to 0 | mA | | | I <sub>OA</sub> (4) | S0 to S7 | Per pin Average over the period of 100 msec. | -10 to 0 | mA | | | ΣΙΟΑ(1) | Ports A,E | Total current of all applicable pins Average over the period of 100msec. | -14 to 20 | mA | | | ΣΙΟΑ(2) | Ports F,G,H | Total current of all applicable pins Average over the period of 100msec. | -24 to 60 | mA | | | ΣΙ <sub>ΟΑ</sub> (3) | Ports C,D | Total current of all applicable pins Average over the period of 100msec. | -16 to 80 | mA | | | ΣΙΟΑ(4) | T0 to T11,<br>T12/S11 to<br>T15/S8, S0 to S7 | Total current of all applicable pins Average over the period of 100msec. | -100 to 0 | mA | | Allowable Power<br>Dissipation | Pd max | DIP64S | T <sub>a</sub> =-30 to<br>+70° C | 600 | mW | | Operating Temperature | Topr | | | -30 to +70 | °C | | Storage Temperature | Tstg | | | −55 to +125 | °C | # 2. Allowable Operating Conditions at Ta=-30 to +70°C, VSS=0V | Parameter | Symbol | Applicable Pins,<br>Remarks | Conditions | V <sub>DD</sub> [V] | min | Limits<br>typ | max | Unit | |----------------------------------------|----------------------|-----------------------------|--------------------------------------------------------|--------------------------|---------------------|---------------|--------------------------------------------|----------| | Operating Supply | V <sub>DD</sub> (1) | V <sub>DD</sub> | 0.92 <i>µ</i> s≦Tcyc | — <u>VBD(V)</u> | 4.5 | тур | 6.0 | | | Voltage<br>(Including supply | V <sub>DD</sub> (2) | Van | <1.9μs<br>1.9μs≦Tcyc ≦6μs | | 4.0 | | 6.0 | V | | voltage at standby mode) | | VDD | | | | | 6.0 | V | | | V <sub>DD</sub> (3) | $V_{DD}$ | 6 <i>μ</i> s <tcyc ≦67<i="">μs</tcyc> | _ | 3.0 | | 6.0 | ٧ | | | V <sub>DD</sub> (4) | V <sub>DD</sub> | 4.19MHz OSC stop,<br>32kHz OSC<br>operating | _ | 2.7 | | 6.0 | V | | Memory Retention<br>Supply Voltage | VsT | V <sub>DD</sub> | At operation<br>completely stopped<br>mode (HOLD mode) | <del>_</del> | 1.8 | | 6.0 | V | | "H"-Level Input | V <sub>IH</sub> (1) | Port A of OD type | Output Nch Tr OFF | | 1.90 | | 13.5 | | | Voltage | V <sub>IH</sub> (2) | Port A of PU type | Output Nch Tr OFF | 3.0 to 6.0 | 1.90 | | VDD | V | | | V <sub>IH</sub> (3) | Ports C, D of OD | Output Nch Tr OFF | 4.5 to 6.0 | 0.70V <sub>DD</sub> | | 13.5 | V | | | | type | | 3.0 to 6.0 | 0.75V <sub>DD</sub> | | 13.5 | | | | V <sub>IH</sub> (4) | Ports C, D of PU | Output Nch Tr OFF | 4.5 to 6.0 | 0.70V <sub>DD</sub> | | $V_{DD}$ | v | | | 11 10 -27 | type | | 3.0 to 6.0 | 0.75V <sub>DD</sub> | - | VDD | V | | | V <sub>1H</sub> (5) | Ports E2, F to H of | Output Nch Tr OFF | 4.5 to 6.0 | 0.75V <sub>DD</sub> | | 13.5 | V | | | -11110 | OD type | | 3.0 to 6.0 | 0.80V <sub>DD</sub> | | 13.5 | | | | V <sub>IH</sub> (6) | Ports E2, F to H of | Output Nch Tr OFF | 4.5 to 6.0 | 0.75V <sub>DD</sub> | | V <sub>DD</sub> | V | | | . 1116-1 | PU type | | 3.0 to 6.0 | | | V <sub>DD</sub> | ΙÝ | | | V <sub>IH</sub> (7) | Ports EO, E1 | Output Nch Tr OFF | | 0.75V <sub>DD</sub> | | V <sub>DD</sub> | V | | | - 11 16 - 7 | | | 3.0 to 6.0 | 0.80V <sub>DD</sub> | | VDD | V | | i | V <sub>IH</sub> (8) | Port B | At internal reference voltage mode | 4.0 to 6.0 | 0.65V <sub>DD</sub> | | V <sub>DD</sub> | | | | V <sub>IH</sub> (9) | OSC1, X1 | Fig. 5, Fig. 6 | 4.5 to 6.0 | | | V <sub>DD</sub> | V | | | V <sub>IH</sub> (10) | REŚ | Fig. 7 | 3.0 to 6.0<br>4.5 to 6.0 | 0.75V <sub>DD</sub> | | V <sub>DD</sub><br>V <sub>DD</sub> | V | | "L"-Level Input | V <sub>IL</sub> (1) | Port A | Output Nch Tr OFF | 1.8 to 6.0 | 0.80V <sub>DD</sub> | | V <sub>DD</sub><br>0.5 | V | | Voltage | <b>*</b> 1L( ' / | 10117 | Output Non II Off | 3.0 to 6.0 | VSS | | 0.35 | | | | V <sub>IL</sub> (2) | Ports C, D | Output Nch Tr OFF | | Vss | | 0.30V <sub>DD</sub> | v | | | 1,1,1,1 | | | 3.0 to 6.0 | V <sub>SS</sub> | | 0.25V <sub>DD</sub> | ΤŸ | | | V <sub>IL</sub> (3) | Ports E, F, G, H | Output Nch Tr OFF | | Vss | | 0.25V <sub>DD</sub> | Ϊ́ | | | | | , | 3.0 to 6.0 | VSS | | 0.20V <sub>DD</sub> | $\nabla$ | | · | V <sub>IL</sub> (4) | Port B | At internal reference voltage mode | 4.0 to 6.0 | V <sub>SS</sub> | | 0.35V <sub>DD</sub> | V | | | V <sub>IL</sub> (5) | RES | Fig. 7 | 4.5 to 6.0 | Vss | | 0.25V <sub>DD</sub> | V | | | ) / / (D) | | | 1.8 to 6.0 | Vss | | 0.20V <sub>DD</sub> | V | | | V <sub>IL</sub> (6) | OSC1, X1 | Fig. 5, Fig. 6 | 4.5 to 6.0 | Vss | | 0.30V <sub>DD</sub> | <u>V</u> | | | May (7) | TEST | | 3.0 to 6.0<br>4.5 to 6.0 | Vss | | 0.20V <sub>DD</sub> | | | | V <sub>IL</sub> (7) | TEST | | 3.0 to 6.0 | | | 0.30V <sub>DD</sub><br>0.25V <sub>DD</sub> | | | Common-Mode Input<br>Voltage Range | Vсмм | Port B | Offset voltage<br>≦VOFS | 4.5 to 6.0 | 00 | - | V <sub>DD</sub> -1.5 | | | Instruction Cycle Time | TCYC | | (Note 1) | (Note 1) | 0.92 | | 67 | μs | | Main Clock OSC | fosc | OSC1, OSC2 | Crystal, ceramic | 3.0 to 6.0 | 3.5 | 4.19 | | MH | | Frequency Range | .030 | | resonator OSC<br>(Note 1) Fig. 1 | | 5.5 | | | | | Main Clock Input<br>Frequency Range | fEOSC | OSC1 | External clock<br>(Note 1) Fig. 5 | 3.0 to 6.0 | 2.0 | | 4.33 | МН | | Main Clock Input "H"-Level Pulse Width | twosch | OSC1 | External clock<br>Fig. 5 | 3.0 to 6.0 | 100 | | | ns | | Main Clock Input "L"-Level Pulse Width | twoscl | OSC1 | External clock<br>Fig. 5 | 3.0 to 6.0 | 100 | | | ns | | Main Clock Rise Time | toscr | OSC1 | External clock<br>Fig. 5 | 3.0 to 6.0 | | | 30 | ns | | Parameter | Symbol | Applicable | Conditions | | | Limits | | | |------------------------------------------|-----------------|---------------|--------------------------|---------------------|------|---------------|-----|------| | raiameter | Syllibol | Pins, Remarks | Conditions | V <sub>DD</sub> [V] | min | typ | max | Unit | | Main Clock Fall Time | tOSCF | OSC1 | External clock<br>Fig. 5 | 3.0 to 6.0 | | | 30 | ns | | Main Clock OSC<br>Constant | CO1, CO2 | | Fig. 1 | 3.0 to 6.0 | Refe | er to Table 1 | | _ | | Sub-clock OSC<br>Frequency Range | fx | X1, X2 | Crystal OSC<br>Fig. 2 | 2.7 to 6.0 | 30 | 32.768 | 35 | kHz | | Sub-clock Input<br>Frequency Range | fEX | X1 | External clock<br>Fig. 6 | 2.7 to 6.0 | 30 | | 35 | kHz | | Sub-clock Input<br>"H"-Level Pulse Width | tWXH | X1 | External clock<br>Fig. 6 | 2.7 to 6.0 | 6 | | 34 | μs | | Sub-clock Input<br>"L"-Level Pulse Width | tWXL | X1 | External clock<br>Fig. 6 | 2.7 to 6.0 | 6 | | 34 | μs | | Sub-clock Input Rise<br>Time | <sup>t</sup> XR | X1 | External clock<br>Fig. 6 | 2.7 to 6.0 | | | 0.2 | μs | | Sub-clock Input Fall<br>Time | <sup>t</sup> XF | X1 | External clock<br>Fig. 6 | 2.7 to 6.0 | | | 0.2 | μs | | Sub-clock OSC<br>Constant | CX1, CX2 | | Fig. 2 | 2.7 to 6.0 | Refe | er to Table 2 | 2. | | (Note 1) Since the frequency also depends on the supply voltage and operating cycle time, both must be referred to. # 3. Electrical Characteristics at $T_a = -30$ to $+70^{\circ}$ C, $V_{\mbox{SS}} = 0$ V | Parameter | Symbol | Applicable | Conditions | | <br> | Limits | | | |----------------------------|----------------------|----------------------|----------------------------------|---------------------|--------------------------------------------------|--------|-----|--------------| | | _ | Pins, Remarks | | V <sub>DD</sub> [V] | min | typ | max | Un | | "H"-Level Input | I <sub>IH</sub> (1) | Ports A, C, D, E2, | Output Nch Tr OFF | 2.7 to 6.0 | | | 5.0 | μ | | Current | | F to H of OD | (Including Nch Tr | | | + | | | | | | type | OFF leakage | | | | | | | | | | current) | | | | | | | | | | V <sub>IN</sub> =+13.5V | | | | | | | | I <sub>IH</sub> (2) | Ports EO, E1 | Output Nch Tr OFF | 2.7 to 6.0 | | | 1.0 | μ | | | | | (Including Nch Tr | | - | | | | | | | | OFF leakage | | | | | | | | | | current) | | | | | | | | ı | | V <sub>IN=VDD</sub> | | | | | | | | 1.40 | Port B, RES | V <sub>IN</sub> =V <sub>DD</sub> | | | | | ļ | | "I" I aval la ava | I <sub>JH</sub> (3) | OSC1, X1 | VIN=VDD | 2.7 to 6.0 | 1.0 | | 10 | | | "L"-Level Input<br>Current | I <sub>IL</sub> (1) | Ports A, C to H of | Output Nch Tr OFF | 2.7 to 6.0 | -1.0 | | | $\mu$ | | Current | | OD type | VIN=Vss | 07.00 | 4.0 | | | ┡ | | | 1(2) | Port B | V <sub>IN</sub> =V <sub>SS</sub> | 2.7 to 6.0 | -1.0 | 0.05 | | μ. | | | I <sub>IL</sub> (2) | Ports A, C to H of | Output Nch Tr OFF | 2.7 to 6.0 | -1.3 | -0.35 | | m | | | 1 (0) | PU type<br>OSC1, X1 | V <sub>IN</sub> =V <sub>SS</sub> | 07.00 | 10 | | | ļ | | | I <sub>[L</sub> (3) | | V <sub>IN</sub> =V <sub>SS</sub> | 2.7 to 6.0 | -10 | 0.5 | | μ. | | "H"-Level Output | 1 <sub>1</sub> L(4) | RES A CAN II of | V <sub>IN</sub> =V <sub>SS</sub> | 2.7 to 6.0 | -60 | -25 | | μ. | | Voltage | V <sub>OH</sub> (1) | Ports A, C to H of | I <sub>OH</sub> =50μA | 4.0 to 6.0 | V <sub>DD</sub> -1.2 | | | ١ ا | | voltage | 3/20/23 | PU type | 10.4 | 204-00 | \ <u>\</u> | | | ١. | | | V <sub>OH</sub> (2) | Ports A, C to H of | I <sub>OH</sub> =-10μA | 3.0 to 6.0 | V <sub>DD</sub> -0.5 | | | ١ | | | 3/(2) | PU type | 1 | 400-60 | 10 | | | ٠ | | | VOH(3) | T0 to T11, | IOH=-20mA | 4.0 to 6.0 | V <sub>DD</sub> -1.8 | | | 1 | | | | T12/S11 to<br>T15/S8 | | | 1 | | | | | | 3//4 | · | 1 | 204- 60 | 10 | | | <del> </del> | | | V <sub>OH</sub> (4) | T0 to T11, | IOH=-1mA | 3.0 to 6.0 | V <sub>DD</sub> -1.0 | | | ١ ' | | | | T12/S11 to | IOH in other ports | | | 1 | | | | | N = 1/E) | T15/\$8 | is less than -1 mA. | 404-00 | 10 | | | ┞. | | | V <sub>OH</sub> (5) | S0 to S7 | I <sub>OH</sub> =-5mA | 4.0 to 6.0 | V <sub>DD</sub> -1.8 | | | Ľ | | | VOH(6) | S0 to S7 | IOH=-1mA | 3.0 to 6.0 | V <sub>DD</sub> -1.0 | | | ١ ١ | | | ' | | IOH in other ports | | | | | | | "L"-Level Output | V <sub>OL</sub> (1) | Ports C, D | is less than -1 mA. | 4.0 to 6.0 | | | 4 5 | ┼-, | | Voltage | VOLU | roits C, D | I <sub>OL</sub> =20mA | 4.0 10 6.0 | | | 1.5 | ١ ' | | Tollago | V <sub>OL</sub> (2) | Ports C, D | I <sub>OL</sub> =2mA | 3.0 to 6.0 | <del></del> | | 0.5 | ١, | | | VOL(2) | 10113 0, 1 | IOL = 2010 | | | | 0.5 | Ι΄ | | | | | less than 1mA. | | ] ] | | | | | | V <sub>OL</sub> (3) | Ports A, E to H | I <sub>OL</sub> =5mA | 4.0 to 6.0 | <del> </del> | | 1.5 | ١, | | | V <sub>OL</sub> (4) | Ports A, E to H | I <sub>OL</sub> =1mA | 3.0 to 6.0 | | | 0.5 | | | | VOL. | 10107, 2011 | IOL in other ports is | | i | | 0.5 | | | | | | less than 1mA. | | 1 1 | | | ì | | "L"-Level Output | Tol | T0 to T11, | Output Pch Tr OFF | 5.0 | 190 | 262 | 760 | + | | Current | OL | T12/\$11 to | V <sub>OUT</sub> =3.0V | ] 3.0 | '50 | 362 | 760 | 1" | | (Current flowing in | ŀ | T15/S8, S0 to S7 | | | | | | | | pull-down resistor) | | of PD type | VP== 00V | | | | | | | Output OFF-State | I <sub>OFF</sub> (1) | TO to T11, | Output Pch Tr OFF | 3.0 to 6.0 | <del> </del> | | 30 | ٠. | | Leakage Current | OFF. | T12/S11 to | VOUT=VDD | 0.0100.0 | | | 30 | " | | | | T15/S8, S0 to S7 | 1001-100 | | | İ | | | | | | of OD type | | | | | | ı | | | I <sub>OFF</sub> (2) | TO to T11, | Output Pch Tr OFF | 301060 | -30 | | | +. | | | 1044(2) | T12/S11 to | VOUT=VDD-40V | 3.0 10 0.0 | 30 | | | 1 | | , | | T15/S8, S0 to S7 | V001-V00 40V | | , 1 | | | 1 | | | | of OD type | | | 1 | | | | | Resistance of Pull-up | R <sub>Tru</sub> | Ports A, C to H of | | 5.0 | 6 | 15 | 24 | +- | | MOS Transistor | '''ru | PU type | | 5.0 | 6 | 15 | 24 | k | | Pull-up Resistance | Ru | RES | | 5.0 | 100 | 220 | 400 | +- | | Pull-down Resistance | Rd | TO to T11, | | 5.0 | 50 | 105 | | - | | · wir www.ii itesistalice | ''' | T12/S11 to | | 3.0 | 50 | 105 | 200 | " | | | | T15/S8, S0 to S7 | | | | | | | | | | | | | | | | | | Main Clock OSC | 10.000 | of PD type | 4 10MHz | 204-00 | 1 | | | | | | tMXS | OSC1, OSC2 | 4.19MHz crystal | 3.0 to 6.0 | | | 30 | n | | Stabilizing Period | 4 | 0001 0000 | OSC | 20. 00 | | | | + | | | tMCFS | OSC1, OSC2 | 4.0MHz ceramic | 3.0 to 6.0 | | | 10 | n | | | 1 | 1 | resonator OSC | 1 | 1 | | | 1 | | Parameter | Symbol | Applicable | Conditions | V [V] | | Limits | | | |-----------------------------------------------|----------------------|-------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------|------|--------------------|------|------| | Sub-clock OSC | , · | Pins, Remarks<br>X1, X2 | 32.768kHz crystal | V <sub>DD</sub> [V]<br>2.7 to 6.0 | min | typ | max | Unit | | Stabilizing Period | tsxs | A1, A2 | OSC Crystal | 2.7 10 6.0 | | | 10 | S | | Serial Clock | | | | | | | | | | Input Clock Cycle | tCKCY(1) | SCKO, SCK1 | Fig. 8 | 4.5 to 6.0 | 1.6 | | | μs | | Output Clock Cycle | tCKCY(2) | SCKO, SCK1 | Fig. 8 | 4.5 to 6.0 | 1.84 | | | μs | | Input Clock "L"-Level<br>Pulse width (Note 2) | t <sub>CKL</sub> (1) | SCKO, SCK1 | Fig. 8 | 4.5 to 6.0 | 0.7 | | | μs | | Output Clock "L"-Level Pulse Width | tCKL(2) | SCKO, SCK1 | Fig. 8 | 4.5 to 6.0 | 0.92 | | | μs | | Input Clock "H"-Level<br>Pulse Width (Note 2) | tCKH(1) | SCKO, SCK1 | Fig. 8 | 4.5 to 6.0 | 0.7 | | | μs | | Output Clock "H"-Level Pulse Width | tCKH(2) | SCKO, SCK1 | Fig. 8 | 4.5 to 6.0 | 0.92 | | | μs | | Input Clock Rise Time | tCKR(1) | SCKO, SCK1 | Fig. 8 | 4.5 to 6.0 | | | 3.0 | μs | | Output Clock Rise<br>Time | tCKR(2) | SCKO, SCK1 | Fig. 8 | 4.5 to 6.0 | | | 0.1 | μs | | Input Clock Fall Time | tCKF(1) | SCKO, SCK1 | Fig. 8 | 4.5 to 6.0 | | | 3.0 | μs | | Output Clock Fall Time | tCKF(2) | SCKO, SCK1 | Fig. 8 | 4.5 to 6.0 | | | 0.1 | μs | | Serial Input Data Setup Time | ЧСК | SIO, SI1 | Specified for ∫of<br>SCKO, SCK1<br>Fig. 8 | 4.5 to 6.0 | 0.2 | | | μs | | Data Hold Time | tCKI | SIO, SI1 | | 4.5 to 6.0 | 0.2 | | | μs | | Serial Output Output Delay Time | tCKO | S00, S01 | Specified from of SCK0, SCK1 External 1kΩ External 50pF | 4.5 to 6.0 | | | 0.5 | μs | | | | | Fig. 8 | , | | | | | | Hysteresis Voltage | V <sub>HYS</sub> | Ports E to H, RES | | 3.0 to 6.0 | | 0.1V <sub>DD</sub> | | V | | Comparator Response<br>Speed | TRS | Port B | At 100mV<br>overdrive mode | 4.5 to 6.0 | | | 50 | μs | | Comparator Input<br>Offset Voltage | Vors | Port B | V <sub>IN</sub> =1.0V to<br>V <sub>DD</sub> -1.5V<br>V <sub>REF</sub> =1.0V to<br>V <sub>DD</sub> -1.5V | 4.5 to 6.0 | | ±20 | ±100 | mV | | Operating Current<br>Dissipation (Note 3) | IDDOP(1) | V <sub>DD</sub> | 4.19MHz x 1/1<br>high-speed<br>operation mode<br>(TCYC=0.95µs)<br>32.768kHz sub-<br>clock oscillating | 4.5 to 6.0 | | 4.5 | | mA | | | IDDOP(2) | V <sub>DD</sub> | 4.19MHz x 1/2<br>high-speed<br>operation mode<br>(TCYC=1.9\mus)<br>32.768kHz sub-<br>clock oscillating | 4.0 to 6.0 | | 2.7 | 6 | mA | | | IDDOP(3) | V <sub>DD</sub> | 4.19MHz x 1/32 | 3.0 | | 0.35 | 0.7 | mΑ | | | | | low speed operation mode (TCYC=30.5µs) 32.768kHz subclock oscillating | 6.0 | | 1.5 | 3 | mA | | | IDDOP(4) | V <sub>DD</sub> | 32.768kHz low- | 2.7 | | 0.035 | 0.12 | mA | | | | | speed operation<br>mode<br>(TCYC=61µs)<br>4.19MHz main<br>clock stop | 6.0 | | 0.4 | | mA | (Note 2) When using the internal clock, T<sub>ckuzi</sub> and T<sub>ckuzi</sub> and T<sub>ckuzi</sub> (pins SCK0 and SCK1) have a minimum pulsewidth of 0.92 μs. This value is, however, dependent on the pull-up resistor and may, in some cases, be less than the above rating. The value of the pull-up resistance should be selected to ensure a minimum pulsewidth for T<sub>ckuii</sub> and T<sub>ckkiii</sub> that is greater than the rated 0.7 μs. Continued on next page. | Parameter | 0 | Applicable<br>Pins, Remarks | Conditions | | | Limits | | | | |----------------------|----------|-----------------------------|------------------------------------------------------------------|---------------------|-----|--------|-----|------|--| | | Symbol | | Conditions | V <sub>DD</sub> [V] | min | typ | max | Unit | | | Standby Current | IDDST(1) | V <sub>DD</sub> | 4.19MHz main | 2.7 | | 4 | 18 | μΑ | | | Dissipation (Note 3) | | | clock stop<br>32.768kHz sub-<br>clock oscillating<br>(HALT mode) | 6.0 | | 120 | 300 | μΑ | | | | IDDST(2) | $V_{DD}$ | Complete standby | 1.8 | | 0.02 | 4 | μΑ | | | | | | (HOLD mode) | 6.0 | | 0.05 | 10 | μΑ | | (Note 3) The current flowing in the I/O port transistors and pull-up/pull-down resistors is excluded. Fig. 1 Main Clock OSC Circuit Fig. 2 Sub-clock Crystal OSC Circuit Table 1 Main Clock OSC-Guaranteed Constants | OSC Mode | Maker | Resonator | CO1 | CO2 | |------------------------------------|----------------|---------------------------------------------|------------------|------------------| | 4.194304 MHz | Tokyo<br>Denpa | HC-43/u<br>CL=18pF<br>Drive level<br>=100mW | 22pF | 22pF | | crystal OSC | Kinseki | HC-49/u<br>CL=16pF | 15pF | 15pF | | | KIIISEKI | HC-49/u<br>CL=24pF | 27pF | 27pF | | | Murata | C\$A-4.00MG | 33pF | 33pF | | 4.0MHz<br>ceramic<br>resonator OSC | iviurata | CST-4.00MG*1 | Unnec-<br>essary | Unnec-<br>essary | | | Kyocera | KBR-4.0MS | 33pF | 33pF | | The differential | | KBR-4.0MES*1 | Unnec-<br>essary | Unnec-<br>essary | The differential between CO1 and CO2 should be within $\pm$ 10%, including wiring capacitance. <sup>\*1: 3-</sup>pin ceramic resonator with on-chip capacitor Fig. 3 Main Clock OSC Stalibizing Period Table 2 Sub-clock Crystal OSC-Guaranteed Constants (Note) CL: Internal load capacitance of crystal resonator Fig. 4 Sub-clock OSC Stabilizing Period Fig. 5 Main Clock (External Clock) Input Waveform Fig. 6 Sub-clock (External Clock) Input . . Waveform (Note) When the rise time of the power supply is 0, the reset time becomes 10ms to 100ms at $C_{RES}$ = 0.1 $\mu$ F. If the rise time of the power supply is long, the value of CRES must be fixed so that the reset time becomes longer than the main clock OSC stabilizing period. Fig. 7 Reset Circuit Serial Output Load Fig. 8 Serial Clock Timing Notes for Program Evaluation • When evaluating the LC6538D with the evaluation chip (LC6593, LC65PG38D), the following must be observed. | sifi. | laa | Fund | Notes for such as | | |--------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Classifi-<br>cation | ltem | Mass-production chip | Evaluation chip | Notes for evaluation | | | Ports C, D<br>output level<br>at reset mode | Ports C, D can be brought to "H" or "L" in a group of 4 bits. | Port C and port D can be brought to "H" or "L" by CHL pin and DHL pin, respectively. | CHL pin and DHL pin must be set according to option specified for mass-production chip. | | | Watchdog<br>reset<br>function | The presence or absence of time base timer-used watchdog reset function can be selected. | Whether or not to perform watchdog reset function with WDC pin can be determined. | WDC pin must be set according to option specified for mass production chip. | | Notes for option | Port output<br>configuration<br>PU/OD | PU or OD can be selected in bit units. | Only Nch OD configuration without pull-up resistance | (LC6593-applied evaluation) External resistor (10kohms) on evaluation chip board must be connected to necessary port. (LC65PG38D-applied evaluation) Resistor must be connected to necessary port on application board. | | | PU resistor configuration | PU resistor brought to Hi-Z<br>at "L" output mode (Pch Tr is<br>turned OFF) | PU resistor, being external<br>resistor, whose impedance<br>remains unchanged at "L"<br>output mode. | For mass-production chip, leakage current only flows in Pch Tr at "L" output mode; for evaluation chip, current continues flowing in PU resistor at "L" output mode. | | | Port output<br>configuration<br>PD/OD | PD or OD can be selected in bit units. | Only Pch OD configuration without pull-down resistance. | (LC6593-applied evaluation) External resistor (100kohms) on evaluation chip board must be connected to necessary port. (LC65PG38D-applied evaluation) Resistor must be connected to necessary port on application board. Load power supply must be also supplied on application board side. | | Notes for OSC | Constants for<br>main clock | (Crystal OSC), (Ceramic resonator OSC) Catalog-guaranteed constants provide OSC at frequency specified in catalog. | (Crystal OSC), (Ceramic resonator OSC) Different from mass-production chip in circuit design and characteristic. OSC may be made unstable by wiring capacitance. | (Crystal OSC), (Ceramic resonator OSC) External constants must be fine-adjusted according to service conditions. Refer to note given below. | | Note | Constants for<br>sub-clock | (Crystal OSC) Catalog-guaranteed constants provide OSC at frequency specified in catalog. | (Crystal OSC) Different from mass- production chip in circuit design and characteristic. OSC may be made unstable by wiring capacitance. | (Crystal OSC) External conostants must be fine- adjusted according to service conditions. Refer to note given below. | | tics | OSC<br>frequency for<br>main clock,<br>sub-clock | OSC frequency<br>characteristic as indicated in<br>catalog | Different from mass-<br>production chip in circuit<br>design and characteristic. | ES, CS must be used to evaluate characteristic in detail. | | Notes for electrical characteristics | Operating<br>current,<br>standby<br>current | Current characteristic as indicated in catalog | Different from mass-<br>production chip in circuit<br>design and characteristic. | Standby current cannot be evaluated in detail. However, standby current can be confirmed roughly in the manner shown below. Be sure to confirm standby current. ES, CS must be used to evaluate characteristic in detail. | | Notes for ele | Operating<br>voltage | Supply voltage range as indicated in catalog | Restricted to the operating range of EPROM, other LSI | Evaluation chip must be also used at $V_{DD} = 5V \pm 5\%$ at which EPROM, other LSI are used. Therefore, $V_{DD} = 5V \pm 5\%$ only can be used for evaluation of mass-production microcomputers. | | | Operating temperature | Temperature range as indicated in catalog | Guaranteed temperature range: 10°C to 40°C | LC6593 and LC65PG38D must be used at 10°C to 40°C for evaluation. | #### < Confirmation methods for the standby function > The standby current at the standby mode of the evaluation chip can be evaluated not exactly but approximately. Then, do the following steps. #### (a) Confirmation of the standby state Be sure to confirm whether or not the LSI enters the standby mode when the standby conditions are satisfied. The following Table gives the current dissipation (typ.) at each mode as a guideline for confirmation of mode. | Mode | Main clock (4.19MHz) | Sub-clock (32kHz) | Current dissipation (typ.) | |------------------------------|----------------------|-------------------|----------------------------| | NORMAL, main clock 1/1 mode | osc | osc | Approx. 3.5mA to 3.7mA | | NORMAL, main clock 1/2 mode | osc | osc | Approx. 2.3mA to 2.5mA | | NORMAL, main clock 1/32 mode | osc | osc | Approx. 1mA to 1.2mA | | NORMAL, sub-clock mode | osc | OSC | | | NORMAL, sub-clock mode | Stop | osc | Approx. 100μA to 300μA | | HALT, main clock 1/1 mode | osc | osc | Approx. 1 mA | | HALT, main clock 1/2 mode | osc | osc | | | HALT, main clock 1/32 mode | osc | osc | | | HALT, sub-clock mode | osc | osc | | | HALT, sub-clock mode | Stop | osc | Approx. 50μA | | HOLD mode | Stop | Stop | Several nA to 300nA | - Note 1) The current dissipation values shown above are the values obtained when a separate power supply is used for the EPROM power supply. - 2) The current dissipation values shown above are the values obtained when the WDC, CHL, DHL pins are brought to "L" level. - When brought to "H" level, the current dissipation value per pin increases by approximately 30µA. - The current dissipation at the NORMAL mode varies by the value of current dissipated in the pull-up resistor of IMO to IM7. - IMO to IM7: The current dissipation per bit at "L" level increases by approximately $25\mu$ A. - 4) The current dissipation values at the HALT or HOLD mode are the values obtained when the EPROM is removed. - 5) All other pins for the evaluation chip are left open. #### (b) Confirmation by the load current Your program must be designed so that the current is not transmitted to the input/output ports prior to the execution of the HALT instruction. This can reduce the useless dissipation of the load current at the standby mode and be confirmed on an oscilloscope. - 1) Design your program so that the current is not transmitted to the output ports prior to the execution of the HALT instruction. - 2) Design your program and peripherals so that the input/output ports are not brought to the floating state (Hi-Z) at the standby mode. If brought to the floating state (Hi-Z), current flows in the microcomputer input circuit section, causing more current dissipation. Therefore, the backup enable time is shortened extremely in applications where the capacitor backup is used. #### < OSC constants when the EVA800-TB6538 is used > When developing your program using evaluation chip board EVA800-TB6538, adjust the capacitor value according to the stray capacitance of the circuit because the crystal/ceramic resonator OSC constants for main clock and the crystal OSC constants for sub-clock depend on the conditions for evaluation and the cable length, etc. # LC6538D INSTRUCTION SET (by function) | Symbol | Description | | | | | |------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | AC ACt CF CTL MSTEN DP E bFn M1 M2 | : Accumulator : Accumulator bit t : Carry flag : Control register : Master interrupt enable flag : Data pointer : E register : Flag bit n : Memory 1 : Memory 2 | M1(DP) M2(DP) P(DPL) GP(DP) PC STACK TM0 TM0F bAt,bHa,bLa ZF | : Memory 1 addressed by DP : Memory 2 addressed by DP ! Input/output port addressed by DPL ! Pseudo port specified by DP ! Program counter : Stack register : Timer 0 : Timer 0 interrupt request flag : Working register : Zero flag | ()()<br>+<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | : Contents<br>: Transfer and direction<br>: Addition<br>: Subtraction<br>: AND<br>: OR<br>: Exclusive OR | | ξĪ | Mnemonic | | Instruction code | | T [ | | | | ] | | |----------------------------------------------|----------|----------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------|-------|--------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------| | metuction | | | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> | | Bytes | Cycles | Function | Description | Status flag<br>affected | Remarks | | _ | CLA | Clear AC | 1 1 0 0 | 0000 | 1 | ı | AC ← 0 | The AC contents are cleared. | ζF | <b>*</b> 1 | | Ē | CLC | Clear CF | 1 1 1 0 | 0 0 0 1 | 1 | 1 | CF 0 | The CF contents are cleared. | CF | | | Ĕ | STC | Set CF | 1 1 1 1 | 0 0 0 1 | 1 | 1 | CF ←1 | The CF is set. | CF | | | <u>.</u> | CMA | Complement AC | 1110 | 1011 | 1 | , | AC - (AC) | The AC contents are complemented. | ZF | | | | INC | Increment AC | 0 0 0 0 | 1 1 1 0 | 1 | 1 | AC -(AC) +1 | The AC contents are incremented +1. | ZF CF | - | | Ē | DEC | Decrement AC | 0 0 0 0 | 1 1 1 1 | 1 | 1 | AC ←(AC) -1 | The AC contents are decremented -1. | ZF CF | | | Accumulator manipulation instructions | RAL | Rotate AC left<br>through CF | 0000 | 0 0 0 1 | 1 | 1 | ACo ←(CF), ACn+1←<br>ACn), CF ←(AC3) | The AC contents are shifted left through the CF. | ZF CF | | | Ē | TAE | Transfer AC to E | 0 0 0 0 | 0 0 1 1 | ī | 1 | E - (AC) | The AC contents are transferred to the E. | | | | § | XAE | Exchange AC with E | 0000 | 1 1 0 1 | 1 | 1 | (AC) ≒(E) | The AC contents and the E conents are exchanged. | | • • • | | <u> </u> | INM | Increment M1 | 0010 | 1 1 1 0 | 1 | 1 | M1(DP) [M1(DP)]+1 | The M1(DP) contents are incremented +1. | ZF CF | | | | DE M | Decrement M1 | 0010 | 1 1 1 1 | 1 | 1 | M1(DP) - [M1(DP)]-1 | The M1(DP) contents are decremented -1. | ZF CF | | | e constant | SMB bit | Set M1 data bit | 0000 | 1 O B 1 B 0 | 1 | 1 | M1(DP, B1B0)-1 | A single bit of the M1(DP) specified with B1B0 is set. | | | | Memory maniputation<br>instructions | RMB bit | Reset M1 data bit | 0010 | 1 O B 1 B 0 | 1 | 1 | M1 (DP,B1B0)0 | A single bit of the M1(DP) specified with B1B0 is reset. | ZF | - | | | AD | Add M1 to AC | 0110 | 0000 | 1 | 1 | AC - (AC)+[M1(DP)] | Binary addition of the AC contents and the M1(DP) contents is performed and the result is stored in the AC. | ZF CF | | | ļ | ADC | Add M1 to AC with CF | 0010 | 0 0 0 0 | 1 | 1 | AC - (AC)+[M1(DP)]<br>+(CF) | Binary addition of the AC, CF contents<br>and the M1 (DP) contents is performed<br>and the result is stored in the AC. | ZF CF | | | | DAA | Decimal adjust AC in addition | 1110 | 0110 | 1 | 1 | AC -(AC) + 6 | 6 is added to the AC contents. | ZF | | | | DAS | Decimal adjust AC in subtraction | 1110 | 1010 | 1 | ١ | AC -(AC)+10 | 10 is added to the AC contents. The AC contents and the M1(DP) contents | ZF | | | ctions | EXL | Exclusive OR M1 to AC | 1 1 1 1 | 0101 | 1 | , | AC ← (AC) ¥ [M1(DP)] | are exclusive-ORed and the result is stored in the AC. The AC contents and the M1(DP) contents | ŻF | | | n instru | AND | AND M1 to AC | 1110 | 0 1 1 1 | 1 | 1 | AC -(AC) ∧ [M1(DP)] | are ANDed and the result is stored in the AC. The AC contents and the M1(DP) contents | ZF | | | pariao | OR | OR M1 to AC | 1110 | • | L | 1 | AC - (AC) V [M1(DP)] | are ORed and the result is stored in the AC. The AC contents and the M1(DP) contents | ZF | | | Arithmetic operation/comparison instructions | | Compare AC with M1 | 1 1 1 1 | 1011 | 1 | 1 | [M1(DP)]+(AC)+1 | are compared and the CF and ZF are set/reset. Comparison result CF ZF [M1{DP}] > (AC) O O [M1{DP}] = (AC) 1 1 [M1{DP}] < (AC) 1 O | ZF CF | | | | CI data | Compare AC with immediate data | | 1 1 0 0<br>lal2l110 | 2 | 2 | 13121110 +(AC)+1 | The AC contents and the immediate data $ _3 _2 _1 _0$ are compared and the ZF and CF are set/reset. Comparison result | ZF CF | | | | CLI data | Compare DPL with immediate data | 0 0 1 0 | 1 1 0 0 | 2 | 2 | (DP <sub>1</sub> ) ¥13121110 | The DP <sub>L</sub> contents and the immediate data 1 <sub>3</sub> 1 <sub>2</sub> 1 <sub>1</sub> 1 <sub>0</sub> are compared. | ZF | | | | Li data | Load AC with immediate data | 1 1 0 0 | 13 12 11 10 | ⊬ | , | AC ←13121110 | The immediate data 1 <sub>3</sub> 1 <sub>2</sub> 1 <sub>1</sub> 1 <sub>0</sub> is loaded in the AC. | 2 F | <b>+</b> 1 | | | s | Store AC to M1 | 0000 | 0010 | 1 | 1 | M1(DP) (AC) | The AC contents are stored in the M1(DP). | | <u> </u> | | | L . | Load AC from M1 | 0 0 1 0 | 0001 | 1 | 1 | AC [M1(DP)] | The M1(DP) contents are loaded in the AC The AC contents and the M1(DP) | ZF | 75. 77 | | ctions | XM data | Exchange AC with M1, then modify DP <sub>H</sub> with immediate data | 1010 | 0 M <sub>2</sub> M <sub>1</sub> M <sub>0</sub> | , | 2 | (AC) = [M1(DP)]<br>DPH ←(DPH) ↓<br>OM2M1M0 | The AC contents and the MI(UP) contents are exchanged and then the DP <sub>H</sub> contents are modified with the contents of (DP <sub>H</sub> ) V OM <sub>2</sub> M <sub>1</sub> M <sub>0</sub> . | 2F | The ZF is set/re<br>according to the<br>result of (DP <sub>H</sub> )<br>v:OM <sub>2</sub> M <sub>1</sub> M <sub>0</sub> . | | Load/store instructions | x | Exchange AC with M1 | 1010 | 0000 | 1 | 2 | (AC) ≒ [M1(DP)] | The AC contents and the MT(DP) contents are exchanged. | ZF | The ZF is set/recaccording to the<br>DP <sub>M</sub> contents at<br>the time of instration execution. | | Load/s | ΧI | Exchange AC with M1. | 1111 | 1 1 1 0 | 1 | 2 | (AC) ≒ [M1(DP)]<br>DPL ←(DPL) +1 | The AC contents and the M1(DP) contents are exchanged and then the DP <sub>1</sub> contents are incremented +1. | ZF | The ZF is set/re<br>according to the<br>result of (DP) | | | XD | Exchange AC with M1,<br>then decrement DP <sub>I</sub> | 1111 | 1 1 1 1 | 1 | 2 | +ACI = [M1(DP)]<br>DP L - (DP L) - 1 | The AC contents and the M1(DP) contents are exchanged and then the DP <sub>L</sub> contents are decremented -1. | 2F | The ZF is set/re<br>seconding to the<br>result of IDP <sub>L</sub> - | | ş | | , · · · · · · · · · · · · · · · · · · · | Instruction code | | | x x | | | Status flag | | |--------------------------------------------|---------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------|-------------|---------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Instruct<br>group | | Mnemonic | D7 D6 D5 D4 | D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Bytes | Cycle | Function | Description | affected | Remarks | | | ATBL | Read table data from program ROM | 0 1 1 0 | 0011 | 1 | 2 | AC.E←ROM<br>(PCh E.ACI | The contents of ROM addressed by the PC whose low-order 8 bits are replaced with the E and AC contents are loaded in the AC and E. | = | | | Data pointer manipulation instructions | LDZ data | Load DPH with Zero and DPL with immediate data respectively | 1000 | 13 12 11 10 | 1 | 1 | DPH ←0<br>DPt ←13121110 | The DP <sub>H</sub> and DP <sub>L</sub> are loaded with 0 and the immediate data 1 <sub>3</sub> 1 <sub>2</sub> 1 <sub>1</sub> 1 <sub>0</sub> respectively. | | | | rtion in | LHI data | Load OPH with immediate data | 0100 | 13 12 11 10 | 1 | 1 | DPH ← 13 12 11 10 | The DP <sub>H</sub> is loaded with the immediate data 1312110. | | | | ğ | IND | Increment DPL | 1 1 1 0 | 1 1 1 0 | 1 | 1 | DPL ← (DPL)+1 | The DPL contents are incremented +1. | ZF | | | Ē | DED | Decrement DPL | 1 1 1 0 | 1 1 1 1 | 1 | 1 | DPL - (DPL) - 1 | The DP contents are decremented -1, | ZF | | | in te | TAL | Transfer AC to DPL | 1 1 1 1 | 0111 | 1 | 1 | DPt ←(AC) | The AC contents are transferred to the DPL | | | | 8 | TLA | Transfer DPL to AC | 1110 | 1001 | 1 | 1 | AC ←(DPL) | The DP contents are transferred to the AC | | | | ŭ | XAH | Exchange AC with DPH | 0010 | 0 0 1 1 | 1 | ١ | (AC) ≒(DPH) | The AC contents and the DP <sub>H</sub> contents are exchanged. | · | | | Working register manipulation instructions | XAI<br>XAO<br>XAI<br>XA2<br>XA3 | Exchange AC with<br>working register At | 1 1 1 0 | 0 0 0 0<br>0 1 0 0<br>1 0 0 0<br>1 1 0 0 | 1<br>1<br>1 | 1 1 1 1 | (AC) ≒ (bA0)<br>(AC) ≒ (bA1)<br>(AC) ≒ (bA2)<br>(AC) ≒ (bA3) | The AC contents and the contents of working register At are exchanged. At is assigned one of bAO, bA1, bA2, bA3 according to 1,10 of specified register bank b. | | | | register m<br>ons | XHa<br>XHO<br>XH1 | Exchange DPH with working register. Ha | 1 1 1 1 | 1 0 0<br>1 1 0 0 | 1 | 1 | ( DPH) \$ (bH0)<br>( DPH) \$ (bH1) | The DP <sub>H</sub> contents and the contents of<br>working register Ha are exchanged. Ha is<br>assigned either of bHO or bH1 according<br>to a of specified register bank b. | | | | Working | XLa<br>XLO<br>XL1 | Exchange DPL with working register. La | 1 1 1 1 | 0 0 0<br>0 1 0 0 | 1 | 1 | (DP L) ≒ (bL0)<br>(DP L) ≒ (bL1) | The DP <sub>L</sub> contents and the contents of working register La are exchanged. La is assigned either of bL0 to bL1 according to a of specified register bank b. | | | | | SRBA | Set Register<br>Bank Address | 1 1 1 1 | 0010 | 1 | 1 | RBF ← I110 of SB | The bank value specified by the SB instruc-<br>tion is set in the register bank flag. | | | | | SFB flag | Ser flag bit | 0101 | B3 B2 B1 B0 | 1 | 1 | bFn — 1 | The flag specified with B3B2B1B0 of specified register bank b is set. | | | | Flag manipulation instructions | RFB flag | Reset flag bit | | B3 B2 B1 B0 | 1 | 1 | bFn 0 | The flag specified with B <sub>3</sub> B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> of specified register bank b is reset. | ZF | The flags are divided into 16 groups of OFO to OF3, OF4 to OF7 , 3F8 to 3F15. The ZF is set/reset according to the 4 bits including a single bit specified with immediate data B3B2B1B0- | | | JMP addr | Jump in the current<br>bank | 0 1 1 0<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 1 P10P9P8<br>P3P2P1P0 | 2 | 2 | PC ← PC12 PC11<br>(or PC11)<br>P10P9 P6 P7 P6 P5<br>P4 P3 P2 P1 P0 | A jump to the address specified with the PC12PC11 (or PC11) and immediate data P10P9P8P7P6P5P4P3P2P1P0 occurs. | | If the SANK and<br>SS instructions are<br>executed consecuti-<br>vely, the bank is<br>changed. | | tions | JPEA | Jump in the current<br>page modified by E<br>and AC | 1 1 1 1 | 1010 | 1 | 1 | PC7~0 ←(E.AC) | A jump to the address specified with<br>the contents of the PC whose low-order<br>8 bits are replaced by the E and AC<br>contents occurs. | | | | Jump/subroutine instructions | CZP addr | Call subroutine in the zero page | 1 0 1 1 | P3 P2 P1 P0 | 1 | 1 | STACK ← (PC)+1<br>PC12-6, PC1 ~0 ←0<br>PC5~2←P3P2P1P0 | A subroutine in page 0 of bank 0 is called. | | | | np/subrous | CAL addr | Call subroutine in the zero bank | 1 0 1 0<br>P7P6P5P4 | 1 PtoP9P8<br>P3P2P1P0 | 2 | 2 | STACK ←( PC) +2<br>PC12-0 ← OOP10P9P6<br>P7P6P5P4P3P2P1P0 | A subroutine in bank 0 is called, | | | | Ę | RT | Return from subroutine | 0110 | 0010 | 1 | 1 | PC ← (STACK) | A return from a subroutine occurs. | | | | | RTI | Return from interrupt routine | 0010 | 0010 | 1 | 1 | PC ←(STACK)<br>CF ZF ←CSF.ZSF | A return from an interrupt service routine occurs. | ZF CF | | | | BANK | Change bank | 1 1 1 1 | 1 1 0 1 | 1 | 1 | PC 11 ← (PC11)<br>GP(DP)<br>M2(DP) | The bank of ROM is specified. The pseudo port is specified. The RAM2 is specified. | | | | | SB | Sel bank | 0110 | 0 1 11 10 | 1 | 1 | PCt2 PCt1 + tt. lo<br>RBF + Itilo | The bank of ROM is specified. The bank of working register, flag is specified. | | | | cdon | Mnemonic | | Instruction code | | | Ş | | | Status flag | | |---------------------------|-----------|-------------------------------|------------------------|-------------------------------------------------------------|-------|--------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------| | Instruction | | Mnemonic | D7 D6 D5 D4 | D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | 8ytes | Cycles | Function | Description . | affected | Remarks | | | BAt addr | Branch on AC bil | O 1 1 1<br>P2P6P5P4 | 0 0 tito<br>P3P2P1P0 | 2 | 2 | PC7 - 0 ← P7 P6P5P4<br>P3 P2P1P0<br>II AC1 = 1 | If a single bit of the AC specified with the immediate data $t_1 t_0$ is $t_1$ , a branch to the address specified with the immediate data $P_1 P_6 P_6 P_4 P_3 P_2 P_1 P_0$ within the same page occurs. | | Mnemonic is BAD to BAJ according to the value of t. | | | | Branch on no AC bit | P7P6P5P4 | | ļ | | PC7 ~0 ← P7 P8P5P4<br>P3P2P1P0<br>if AC1 = 0 | If a single bit of the AC specified with the immediate data $t_1t_0$ is 0, a branch to the address specified with the immediate data $P_7P_8P_5P_4P_3P_2P_1P_0$ within the same page occurs. | | Mnemonic is SNAO<br>to BNAO scoording<br>to the value of t. | | | BMı addı | Branch on M1 bit | 0 1 1 1<br>P1P6P5P4 | O 1 tito<br>P3 P2 P1 Po | 2 | 2 | PC 7 ~0 ← P7 P6 P5 P4<br>P3 P2 P1 P0<br>if [M1(DP, tito)] = 1 | If a single bit of the M1(DP) specified with the immediate data 1, 10, is 1, a branch to the address specified with the immediate data P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> within the same page occurs. | | Minemonic is BMO to<br>BM3 seconding to<br>the value of t. | | | BNMt addr | Branch on no M1 bit | | O 1 tito<br>P3 P2 P1 P0 | 2 | 2 | $PC7 \sim_0 - P7 P6 P5 P4$<br>P3 P2 P1 P0<br>if [M1(DP, tito)] = 0 | If a single bit of the M1(DP) specified with the immediate data 1, 10, is 0, a branch to the address specified with the immediate data P7P6P5P4P3P2P1P0 within the same page occurs. | | Mnemonic is BNMO<br>to BNM3 according<br>to the value of t. | | ons | BPt addr | Branch on Port bit | | 1 Otita<br>P3P2P1P0 | 2 | 2 | PC7~0←P7P6P5P4<br>P3P2P1P0<br>of (P(DPc Lito))=1 | If a single bit of port P(DP <sub>1</sub> ) specified with the immediate data t <sub>1</sub> t <sub>0</sub> is 1,6 branch to the address specified with the immediate data P <sub>2</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> within the same page occurs. | | Mnemonic is 8P0 to<br>8P3 scoolding to the<br>value of L | | Branch instructions | BNPt addr | Branch on no Port bit | O O 1 1<br>P7 P6 P5 P4 | | 2 | 2 | PC7~0 - P7 P6 P5 P4<br>P3 P2 P1 P0<br>II (P(DPL, t it o) )=0 | If a single bit of port P(DP <sub>L</sub> ) specified with the immediate data t <sub>1</sub> t <sub>0</sub> is 0, a branch to the address specified with the immediate data P <sub>1</sub> P <sub>8</sub> P <sub>5</sub> P <sub>4</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> within the same page occurs. | | Minemonic is BNPO to<br>BNP3 according to<br>the value of t. | | Brar | BC addr | Branch on CF | 0 1 1 1<br>P7P6P5P4 | 1 1 1 1<br>P3 P2 P1 P0 | 2 | 2 | PC7 ~0 ← P7 P6 P5 P4<br>P3 P2 P1 P0<br>11 CF = 1 | If the CF is 1, a branch to the address specified with the immediate data P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> within the same page occurs. | | | | | BNC addr | Branch on no CF | 0 0 1 1<br>P1P6P5P4 | 1 1 1 1<br>P3 P2 P1 P0 | 2 | 2 | PC 7 ~ 0 ← P7 P6 P5 P4<br>P3 P2 P+ P0<br>if CF = 0 | If the CF is 0, a branch to the address specified with the immediate data PyPgPgP4P3P2P1P0 within the same page occurs. | | | | | BZ addr | Branch on 2F | 0 1 1 1<br>P7P6P5P4 | 1 1 1 0<br>P3 P2 P1 P0 | 2 | 2 | PC7~0~P7P6P5P4<br>P3P2P1P0<br>of ZF=1 | If the ZF is 1, a branch to the address specified with the immediate data P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> within the same page occurs. | | | | | BNZ addr | Branch on no ZF | O O 1 1<br>P7P6P5P4 | 1 1 1 0<br>P3 P2 P1 P0 | 2 | 2 | PC7~0 ← P7P6P5P4<br>P3P2P1P0<br>if ZF = 0 | If the ZF is 0, a branch to the address specified with the immediate data P7P8P5P4P3P2P1P0 within the same page occurs. | | | | | BFn addr | Branch on flag bil | | n 3 n 2 n 1 n 0<br>P 3 P 2 P 1 P 0 | 2 | 2 | PC 7 ~ 0 - P7 P6 P5 P4<br>P3 P2 P1 P0<br>II bFn = 1 | If the immediate data nanannan<br>specified flag bit of the 16 flags of<br>specified register bank b is 1, a branch to<br>the address specified with immediate<br>data P7PgFBPA23P2P1PQ within the<br>same page occurs. | | Mnemonic is BFO to<br>BF15 according to<br>the value of n. | | | BNFn addr | Branch on no flag<br>bit | 1 | n 3 n 2 n 1 n 0<br>P 3 P 2 P 1 P 0 | 2 | 2 | PC 7 ~ 0 P7 P6 P5 P4<br>P3 P2 P1 P0<br>if bFn = 0 | If the immediate data ngngngngngs<br>specified flag bit of the 16 flags of<br>specified register bank b is 0, a branch to<br>the address specified with immediate<br>data P <sub>7</sub> P <sub>8</sub> P <sub>5</sub> P <sub>4</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>O</sub> within the<br>same page occurs. | | Mnemonic is BNF0<br>to BNF15 scoording<br>to the value of n. | | tions | IP. | Input port to AC | 0000 | 1100 | 1 | 1 | [GP(DP)] or [M2(DP)] | The contents of port P(DP <sub>L</sub> ) or pseudo port GP(DP) or RAM2 are loaded in the AC. | ZF | | | struci | OP | Output AC to port | 0110 | 0001 | 1 | 1 | P(DPL) or GP(DP) or<br>M2(DP) — (AC) | The AC contents are output to port P(DP <sub>L</sub> ) or pseudo port GP(DP) or RAM2. | | | | Input/output instructions | SPB bil | Sel port bit | 0000 | 0 1 B1 B0 | 1 | 2 | P(DPL, B1B0) or<br>GP(DP, B1B0) or<br>M2(DP, B1B2) 1 | A single bit in port P(DP <sub>1</sub> ) or pseudo port GP(DP) or RAM2 specified with immediate data B <sub>1</sub> B <sub>0</sub> is set. | | When this instructio<br>is executed, the E<br>contents are<br>destroyed. | | Input/ | RPB bil | Reset port bit | 0010 | 0 1 B1 B0 | 1 | 2 | P(DPL, B1B0) or<br>GP(DP, B1B0) or<br>M2(DP, B1B2) — 0 | A single bit in port P(DP <sub>1</sub> ) or pseudo port GP(DP) or RAM2 specified with immediate data B <sub>1</sub> B <sub>0</sub> is reset. | ZF | When this instruction is engoused, the E contents are destroy. | | | SCTL bit | Set control register<br>bit | 0010 | 1 1 0 0<br>B3 B2 B1 B0 | 2 | 2 | CTL, B3B2B1B0 - 1<br>or MSTEN - 1 | The immediate data B <sub>3</sub> B <sub>3</sub> B <sub>3</sub> B <sub>3</sub> -specified bits of the control register (individuel interrupt enable flag) or the master interrupt enable flag is set. | | *2 | | Other instructions | ACTL bil | Reset control register<br>bit | 0 0 1 0 1 0 0 1 | 1 1 0 0<br>B3 B2 B1 B0 | 2 | 2 | CTL, B <sub>3</sub> B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> - 0<br>or MSTEN - 0 | The immediate data B <sub>3</sub> B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> -specified bits of the control register (individual interrupt enable flag) or the master interrupt enable flag is reset. | ZF | *2 | | ž į | WTTM | Write timer - 0 | 3 1 1 1 | 1001 | 1 | 1 | TMO (E), (AC)<br>TMOF 0 | The E and AC contents are loaded in the timer 0. The TMF is reset. | TIMOF | | | ğ | HALT . | Halt | 1 1 1 1 | 0110 | 1 | 1 | Hait, Hold | The standby mode is entered. | | | | | NOP | No operation | 0000 | 0000 | 1 | 1 | No operation | No operation is performed, but 1 machine cycle is consumed. | | | <sup>1</sup> If the CLA instruction is used consecutively in such a manner as CLA, CLA, ----, the first CLA instruction only is effective and the following CLA instructions are changed to the NOP instructions. This is also true of the LI instruction. 2 B<sub>3</sub>B<sub>2</sub>B<sub>1</sub>B<sub>0</sub> = 0000B to 1000B ## LC6538D Option Code Specifying Method #### **General Description** It is requested that you should submit to us various mask options of the LC6538D together with the program code which are stored in an EPROM. By using our cross assembler for the LC6538D, the option code can be specified interactively and stored in the EPROM. If our cross assembler is not used, specify the option code as shown below. (This is the same as the method where the cross assembler is created.) The Type No. of the EPROM to be submitted is 27128. # Always write "00" in this shaded area. ## **Option Code Contents** # Notes on Programming • In this section, we shall describe the notes on developing programs for the LC6538D microcomputer. | ltem | Function | Notes | |--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | System clock<br>mode | One of the following clock sources can be selected on your program as the system clock source for the LC6538D microcomputer. ① Main clock 1/1 mode (Tcyc=0.95\mus) ② Main clock 1/2 mode (Tcyc=1.9\mus) ③ Main clock 1/32 mode (Tcyc=30.5\mus) ④ Sub-clock mode (Tcyc=61\mus) (Note) Main clock: 4.194304MHz Sub-clock: 32.768kHz | <ul> <li>The main clock must be supplied at the system start-up.</li> <li>The sub-clock must be supplied when your application is designed to use the sub-clock mode.</li> </ul> | | System clock select Main clock oscillation halt/start | The system clock source can be selected by setting data in the clock mode flag (CMF: 2 bits) of the system clock control register. CMF | <ul> <li>System clock modes can be changed only when the main clock oscillation is stable or the clock signals are sent from external clock with the 4MSTPF flag set to "O".</li> <li>The clock mode newly selected by the CMF flag is actually activated up to 64/fosc cycles later after data is set in that flag. To change high-speed mode to low-speed mode and then start the standby mode, execute the HALT instruction after the buffer time elapses.</li> <li>Clock modes should be changed, with supplied voltage at 4.0V or greater.</li> <li>If one of the main clock modes is selected as the system clock</li> </ul> | | oscillation halt/start | setting data in the 4MSTPF flag of the system clock control register. 4MSTPF Main clock O Start (at the reset) 1 Halt | is selected as the system clock source, you must not set the 4MSTPF flag to "1". Set the 4MSTPF flag to "1" after the sub-clock mode becomes actually activated. That is, you have to set the flag to "1" after the sub-clock mode is specified by the flag data and then becomes activated after the buffer time elapses. To change the main clock halt state at the sub-clock mode to one of the main clock modes, set the 4MSTPF flag to "0" and wait at least until the main clock oscillation becomes stable Wait for t <sub>MXS</sub> or MCFS cycles. | | Low-speed operation mode | The following blocks are forced to stop their functions when the low-speed operation mode (main clock 1/32 mode or sub-clock mode) is selected. Item | <ul> <li>Do not use the blocks at the left column during the low-speed operation mode.</li> <li>Note that the low-speed operation is selected at the system reset.</li> </ul> | | | Item | Function | Notes | |---------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Standby mode | HALT mode<br>activation/release | (Activation) The HALT mode can be activated by executing the HALT instruction when the SLPF flag of the standby control register has been already set to "O". However, the HALT instruction will be processed equally as the NOP instruction when the following HALT mode release conditions are satisfied. (Release) ① Reset ② The PE2/START pin signal level is "H" with the WG2=1. ③ The interrupt release signal is delivered with the WG3=1. ④ The overflow signal is generated by the time base timer circuit. | <ul> <li>If you want to release the HALT<br/>mode by using the PE<sub>2</sub>/START<br/>pin "H" level signal or interrupt<br/>release signal, set the WG2 or<br/>WG3 flag prior to the execution<br/>of the HALT instruction.</li> </ul> | | Stand | HOLD mode activation/<br>release | (Activation) The HOLD mode can be selected by executing the HALT instruction with the SLPF="1". (Release) Reset | <ul> <li>The HOLD mode can be released only by the reset signal.</li> <li>Execute a single NOP instruction prior to the execution of the HALT instruction for activating the HOLD mode.</li> <li>Never output logic "1" to bit 1 of the standby control register (STBC).</li> </ul> | | re<br>or<br>w<br>ft | Vatchdog timer eset (effective inly if the vatchdog timer unction has been elected by ption) | The time base timer can be used to detect runaway and cause watchdog reset to occur. | <ul> <li>You have to create a routine which allows the TBF flag to be reset every program-defined time cycle (0.5sec. max.).</li> <li>The clock which has been already in operation must be selected as the time base timer source.</li> <li>If the time base interrupt request flag (TBF) is set to "1" prior to HALT activation, the HALT mode release signal triggered by time base overflow signal and watchdog reset signal are to be generated at the same time. To avoid the generation of watchdog reset signal in the above case, there are two methods as follows: ① Reset the TBF flag immediately before the HALT instruction is executed. or</li></ul> | | Interrupt | Interrupt enable<br>flag (Control<br>register: 8 bits) | <ul> <li>There are 8 interrupt enable flags, which are assigned to 8 interrupt sources. These flags are set to enable interrupt requests by SCTL0 to SCTL7 instructions. Note that two or more flags cannot be set at a time.</li> <li>All the interrupt enable flags are set to disable interrupt at the reset mode.</li> </ul> | <ul> <li>The interrupt enable flags are not reset after interrupt processing is carried out. If you want to reset interrupt enable flag, you have to use the RCTL instruction.</li> <li>All the interrupt enable flags are reset when the HOLD mode is started up. You have to set necessary flags after the HOLD mode is released.</li> </ul> | | | 1t | em | Function | Notes | |------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interrupt | Inter | rupt request | <ul> <li>There are 8 interrupt request flags, which are assigned to 8 interrupt sources. Four interrupt request flags are assigned as an interrupt extended register. That is, 8 interrupt request flags are assigned as two internal extended registers. Therefore, these registers can be accessed by executing the BANK and IP/OP instructions consecutively. If you input data to the accumulator (AC) from one of these registers, you can use the BANK and IP instructions consecutively. If you output data to one of these registers, you can use the BANK and OP instructions consecutively. However, you cannot set any bit of the internal extended register. If you are to reset some bits of the register, set data of 0 for them but 1 for other bits in the accumulator and output the data to interrupt request register by executing the BANK and OP instructions consecutively.</li> <li>Flags other than timer 1 interrupt request flag (TM1F) are set to "O" at the reset mode.</li> <li>The TMOF, SIOOF, SIO1F flags are reset at the time of WTTM instruction execution, SIOO, SIO1 data transfer start, respectively.</li> </ul> | <ul> <li>These flags are not reset even after interrupt processing is carried out.</li> <li>Reset the interrupt source flag of a corresponding interrupt source factor when interrupt processing is performed.</li> <li>All the flags are reset when the HOLD mode is started up.</li> <li>The interrupt request register cannot be manipulated by the BANK + SPB/RPB instructions.</li> </ul> | | | Port E | PE <sub>0</sub> /V <sub>REF0</sub><br>PE <sub>1</sub> /V <sub>REF1</sub><br>PE <sub>2</sub> /START | Port E <sub>O</sub> and E <sub>1</sub> can be also used as the external reference voltage input pins V <sub>REFO</sub> and V <sub>REF1</sub> for comparator input (port 8). Port E <sub>2</sub> can be also used as the HALT mode control pin START. | <ul> <li>If you want to use these pins as<br/>VREFO, VREF1, and START, you<br/>have to output logic "1" to the<br/>PEO, PE1, and PE2. (At the reset<br/>mode, the PEO to PE2 pins are all<br/>set to "1".)</li> </ul> | | ts | PF <sub>0</sub> /Si <sub>0</sub><br>PF <sub>1</sub> /S00<br>PF <sub>2</sub> /SCK0 | | Port F <sub>0</sub> and F <sub>1</sub> , and F <sub>2</sub> can be also used as the SIO, SOO, and SCKO pins for serial data transfer O. | <ul> <li>If you want to use these pins as<br/>SIO, SOO, SCKO, and INTO, you<br/>have to output logic "1" to the<br/>PFO, PF1, PF2, and PF3. (At the</li> </ul> | | on por | | PF3/INTO | Port F3 can be also used as the INTO pin for external interrupt O input. | reset mode, the PFo to PF3 pins are all set to "1".) | | Notes on use of common ports | PG <sub>0</sub> /Sl1<br>PG <sub>1</sub> /SO1<br>PG <sub>2</sub> /SCK | | Port G <sub>0</sub> , G <sub>1</sub> , and G <sub>2</sub> can be also used as the SI1, SO1, and SCK1 pins for serial data transfer 1. | <ul> <li>If you want to use these pins as<br/>SI1, SO1, SCK1, and INT1, you<br/>have to output logic "1" to the<br/>PG<sub>0</sub>, PG<sub>1</sub>, PG<sub>2</sub>, and PG<sub>3</sub>. (At the</li> </ul> | | on nse | Port | PG <sub>3</sub> /INT1 | Port G3 can be also used as the INT1 pin for external interrupt 1 input. | reset mode, the PG0 to PG3 pins are all set to "1".) | | Notes | | PH <sub>0</sub> /DAC0<br>PH <sub>1</sub> /DAC1 | Port H <sub>0</sub> and H <sub>1</sub> can be also used as the DAC0 and DAC1 pins for PWM type DAC output. | If you want to use these pins as DACO, CAC1, and SQR pins, you | | | Port H | PH <sub>2</sub> /SQR | Port H <sub>2</sub> can be also used as the SQR pin for burst pulse signal output. | have to output logic "0" to the PH <sub>0</sub> , PH <sub>1</sub> , and PH <sub>2</sub> . (At the reset mode, the PH <sub>0</sub> , PH <sub>1</sub> , and PH <sub>2</sub> pins are all set to "1".) | | | | PH3/HCNT | Port H3 can be also used as the HCNT pin for horizontal sync signal input. | <ul> <li>If you want to use these pins as<br/>HCNT, you have to output logic<br/>"1" to the PH3. (At the reset<br/>mode, the PH3 pin is set to "1".)</li> </ul> | | | ltem | | Function | Notes | | |---------------|----------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--| | | Operational<br>status at system<br>clock selection | clock 1/32 mo | has entered low-speed operation mode (main<br>de or sub-clock mode), dynamic display mode<br>t successfully carried out. | <ul> <li>When low-speed operation modes<br/>is employed, do not select the<br/>dynamic display mode.</li> </ul> | | | ıy controller | Operational<br>status at<br>standby mode | Dynamic<br>display mode | Segment output pin"H"-level output at all the pins Digit output pinUnpredictable Fixed address output pinKeeps old contents. | <ul> <li>Select display OFF mode prior to<br/>the standby mode activation so<br/>that no current is dissipated by<br/>FLT pin.</li> </ul> | | | Display | | Static display mode | S0 to S7 pins"H"-level output at all the pins T0 to T11 T12/S11 to T15/S8 pinsKeeps old contents. | | | | | | Display OFF mode | All FLT pins"L"-level output at the all pins | | | - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.